### Overview

- Register Transfer Language
- Register Transfer
- Bus and Memory Transfers
- Logic Micro-operations
- Shift Micro-operations
- ➤ Arithmetic Logic Shift Unit

- Combinational and sequential circuits can be used to create simple digital systems.
- > These are the low-level building blocks of a digital computer.
- > Simple digital systems are frequently characterized in terms of
  - the registers they contain, and
  - > the operations that are performed on data stored in them
- The operations executed on the data in registers are called <u>micro-operations</u> e.g. shift, count, clear and load

#### Internal hardware organization of a digital computer:

- **≻**Set of registers and their functions
- > Sequence of microoperations performed on binary information stored in registers
- ➤ Control signals that initiate the sequence of microoperations (to perform the functions)

- ➤ Rather than specifying a digital system in words, a specific notation is used, Register Transfer Language
- ➤ The symbolic notation used to describe the micro operation transfer among register is called a register transfer language
- For any function of the computer, the register transfer language can be used to describe the (sequence of) micro-operations
- Register transfer language
  - > A symbolic language
  - ➤ A convenient tool for describing the internal organization of digital computers in concise/precise manner.
  - ➤ Can also be used to facilitate the design process of digital systems.

- ➤ Registers are designated by capital letters, sometimes followed by numbers (e.g., A, R13, IR)
- > Often the names indicate function:
  - ➤ MAR memory address register
  - > PC program counter
  - > IR instruction register
- Registers and their contents can be viewed and represented in various ways
  - > A register can be viewed as a single entity:

**MAR** 

- Designation of a register
  - a register
  - portion of a register
  - a bit of a register
- Common ways of drawing the block diagram of a register



- Copying the contents of one register to another is a register transfer
- A register transfer is indicated as

- ➤ In this case the contents of register R1 are copied (loaded) into register R2
- ➤ A simultaneous transfer of all bits from the source R1 to the destination register R2, during one clock pulse
- ➤ Note that this is a non-destructive; i.e. the contents of R1 are not altered by copying (loading) them to R2

A register transfer such as

**R3** ← **R5** 

Implies that the digital system has

- the data lines from the source register (R5) to the destination register (R3)
- Parallel load in the destination register (R3)
- Control lines to perform the action

### **Control Functions**

- Often actions need to only occur if a certain condition is true
- > This is similar to an "if" statement in a programming language
- In digital systems, this is often done via a *control signal*, called a *control function* 
  - > If the signal is 1, the action takes place
- > This is represented as:

```
P: R2 ← R1
```

Which means "if P = 1, then load the contents of register R1 into register R2", i.e., if (P = 1) then  $(R2 \leftarrow R1)$ 

### Hardware Implementation of Controlled Transfers

#### Implementation of controlled transfer

P:  $R2 \leftarrow R1$ 

**Block diagram** 



**Timing diagram** 



- ➤ The same clock controls the circuits that generate the control function and the destination register
- > Registers are assumed to use *positive-edge-triggered* flip-flops

# Basic Symbols in Register Transfer

| Symbols                | Description                             | Examples              |
|------------------------|-----------------------------------------|-----------------------|
|                        | Description                             | Examples              |
| <b>Capital letters</b> | Denotes a register                      |                       |
|                        | MAR, R2                                 |                       |
| & Numerals             |                                         |                       |
| Parentheses ()         | Denotes a part of a register            | R2(0-7), R2(L)        |
| Arrow ←                | Denotes transfer of information         | <b>R2</b> ← <b>R1</b> |
| Colon :                | Denotes termination of control function | P:                    |
| Comma ,                | Separates two micro-operations          | A ← B, B ← A          |

### Overview

- Register Transfer Language
- Register Transfer
- Bus and Memory Transfers
- Logic Micro-operations
- Shift Micro-operations
- > Arithmetic Logic Shift Unit

- ➤ In a digital system with many registers, it is impractical to have data and control lines to directly allow each register to be loaded with the contents of every possible other registers
- $\rightarrow$  To completely connect n registers  $\rightarrow$  n(n-1) lines
- $\rightarrow$  O(n<sup>2</sup>) cost
  - > This is not a realistic approach to use in a large digital system
- > Instead, take a different approach
- ➤ Have one centralized set of circuits for data transfer the bus
- > BUS STRUCTURE CONSISTS OF SET OF COMMON LINES, ONE FOR EACH BIT OF A REGISTER THROUGH WHICH BINARY INFORMATION IS TRANSFERRED ONE AT A TIME
- Have control circuits to select which register is the source, and which is the destination

From a register to bus: BUS  $\leftarrow$  R



- One way of constructing common bus system is with multiplexers
- Multiplexer selects the source register whose binary information is kept on the bus.
  - Construction of bus system for 4 register (Next Fig)
    - > 4 bit register X 4
    - four 4X1 multiplexer
    - Bus selection S0, S1



- For a bus system to multiplex k registers of n bits each
  - ➤ No. of multiplexer = n
  - Size of each multiplexer = k x 1

- Construction of bus system for 8 register with 16 bits
  - 16 bit register X 8
  - > Sixteen 8X1 multiplexer
  - Bus selection S0, S1, S2



#### Bus Transfer

 The content of register C is placed on the bus, and the content of the bus is loaded into register R1 by activating its load control input

$$\left. \begin{array}{l} Bus \leftarrow C, \ R1 \leftarrow Bus \\ R1 \leftarrow C \end{array} \right\} =$$



- Three-State Bus Buffers
  - A bus system can be constructed with three-state gates instead of multiplexers
  - Tri-State: 0, 1, High-impedance(Open circuit)
  - Buffer
    - » A device designed to be inserted between other devices to match impedance, to prevent mixed interactions, and to supply additional drive or relay capability
    - » Buffer types are classified as inverting or noninverting
  - Tri-state buffer gate : Fig. 4-4
    - » When control input =1 : The output is enabled(output Y = input A)
    - » When control input =0 : The output is disabled(output Y = high-impedance)



- The construction of a bus system with tri-state buffer : Fig.
  - The outputs of four buffer are connected together to form a single bus line(Tristate buffer
  - No more than one buffer may be in the active state at any given time(2 X 4
    Decoder
  - To construct a common bus for 4 register with 4 bit : Fig.



AR: Address Reg.

DR: Data Reg.

M: Memory Word(Data)

 $READ: DR \leftarrow M[AR]$  $WRITE: M[AR] \leftarrow R1$ 

- Memory Transfer
  - Memory read : A transfer information into DR from the memory word M selected by the address in AR
  - Memory Write: A transfer information from R1 into the memory word M selected by the address in AR

### Memory - RAM

- Memory (RAM) can be thought as a sequential circuits containing some number of registers
- Memory stores binary information in groups of bits called words
- These registers hold the words of memory
- Each of the r registers is indicated by an address
- These addresses range from 0 to r-1
- Each register (word) can hold n bits of data
- $\triangleright$  Assume the RAM contains  $r = 2^k$  words. It needs the following
  - 1. n data input lines
  - 2. n data output lines
  - 3. k address lines
  - 4. A Read control line
  - 5. A Write control line



# **Memory Transfer**

Memory is usually accessed in computer systems by putting the desired address in a special register, the Memory Address Register (MAR, or AR)



### Memory Read

To read a value from a location in memory and load it into a register, the register transfer language notation looks like this:

$$R1 \leftarrow M[AR]$$

- This causes the following to occur
  - 1. The contents of the MAR get sent to the memory address lines
  - 2. A Read (= 1) gets sent to the memory unit
  - 3. The contents of the specified address are put on the memory's output data lines
  - 4. These get sent over the bus to be loaded into register R1

### **Memory Write**

> To write a value from a register to a location in memory looks like this in register transfer language:

$$M[AR] \leftarrow R1$$

- This causes the following to occur
  - 1. The contents of the MAR get sent to the memory address lines
  - 2. A Write (= 1) gets sent to the memory unit
  - 3. The values in register R1 get sent over the bus to the data input lines of the memory
  - 4. The values get loaded into the specified address in the memory

### **SUMMARY OF R. TRANSFER MICROOPERATIONS**

 $A \leftarrow B$ 

 $AR \leftarrow DR(AD)$ 

A ← constant

ABUS  $\leftarrow$  R1, R2  $\leftarrow$  ABUS

AR

DR

M[R]

M

 $DR \leftarrow M$ 

 $M \leftarrow DR$ 

- 1.Transfer content of reg. B into reg. A
- 2.Transfer content of AD portion of reg. DR into reg. AR
- 3. Transfer a binary constant into reg. A
- 4.Transfer content of R1 into bus A and, at the same time,

transfer content of bus A into R2

**5.Address register** 

6.Data register

7. Memory word specified by reg. R

8.Equivalent to M[AR]

9. Memory *read* operation: transfers content of

memory word specified by AR into DR

10. Memory write operation: transfers content of

DR into memory word specified by AR

### **MICROOPERATIONS**

#### Computer system microoperations are of four types:

- Register transfer microoperations
- > Arithmetic microoperations
- Logic microoperations
- > Shift microoperations

### **Arithmetic MICROOPERATIONS**

- The basic arithmetic microoperations are
  - Addition
  - Subtraction
  - Increment
  - Decrement
- The additional arithmetic microoperations are
  - Add with carry
  - Subtract with borrow
  - Transfer/Load
  - etc. ...

#### **Summary of Typical Arithmetic Micro-Operations**

| R3 ← R1 + R2     | Contents of R1 plus R2 transferred to R3   |
|------------------|--------------------------------------------|
| R3 ← R1 - R2     | Contents of R1 minus R2 transferred to R3  |
| R2 ← R2'         | Complement the contents of R2              |
| R2 ← R2'+ 1      | 2's complement the contents of R2 (negate) |
| R3 ← R1 + R2'+ 1 | subtraction                                |
| R1 ← R1 + 1      | Increment                                  |
| R1 ← R1 - 1      | Decrement                                  |

### **Binary Adder**

- ◆ 4-bit Binary Adder : Fig. 4-6
  - Full adder = 2-bits sum + previous carry
  - Binary adder = the arithmetic sum of two binary numbers of any length
  - c<sub>0</sub>(input carry), c<sub>4</sub>(output carry)



Figure 4-6. 4-bit binary adder

# Binary Adder-Subtractor

#### **Binary Adder-Subtractor**



- ➤ Mode input M controls the operation
  - ➤ M=0 ---- adder
  - ➤ M=1 ---- subtractor

#### **NOTE:**

- $\triangleright$  B xor 0 = B
- $\triangleright$  B xor 1 = B'

### **Binary Incrementer**

#### **Binary Incrementer**



Assume example of 0110 as input and Output must be 0111





### Overview

- ➤ Register Transfer Language
- Register Transfer
- Bus and Memory Transfers
- Arithmetic Micro-operations
- Logic Micro-operations
- Shift Micro-operations
- > Arithmetic Logic Shift Unit

### Logic Micro operations

- Logic microoperation
  - Logic microoperations consider each bit of the register separately and treat them as binary variables

```
» exam)
P: R1 \leftarrow R1 \oplus R2
1010 Content of R1
+ 1100 Content of R2
0110 Content of R1 after P=1
```

- Special Symbols
  - » Special symbols will be adopted for the logic microoperations OR(√), AND(∧), and complement(a bar on top), to distinguish them from the corresponding symbols used to express Boolean functions
  - » exam)

$$P + Q : R1 \leftarrow R2 + R3, R4 \leftarrow R5 \lor R6$$
Logic OR Arithmetic ADD

- ◆ List of Logic Microoperation
  - Truth Table for 16 functions for 2 variables : Tab. 4-5
  - 16 Logic Microoperation : Tab. 4-6

:: All other Operation can be derived

Hardware Implementation

16 microoperation → Use only 4(AND, OR, XOR, Complement)

One stage of logic circuit

### Logic Microoperations

| X | Υ | $F_0$ | F <sub>1</sub> | F <sub>2</sub> | $F_3$ | F <sub>4</sub> | <b>F</b> <sub>5</sub> | $F_6$ | <b>F</b> <sub>7</sub> | F <sub>8</sub> | F <sub>9</sub> | F <sub>10</sub> | F <sub>11</sub> | F <sub>12</sub> | F <sub>13</sub> | F <sub>14</sub> | F <sub>15</sub> |
|---|---|-------|----------------|----------------|-------|----------------|-----------------------|-------|-----------------------|----------------|----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|
| 0 | 0 | 0     | 0              | 0              | 0     | 0              | 0                     | 0     | 0                     | 1              | 1              | 1               | 1               | 1               | 1               | 1               | 1               |
| 0 | 1 | 0     | 0              | 0              | 0     | 1              | 1                     | 1     | 1                     | 0              | 0              | 0               | 0               | 1               | 1               | 1               | 1               |
| 1 | 0 | 0     | 0              | 1              | 1     | 0              | 0                     | 1     | 1                     | 0              | 0              | 1               | 1               | 0               | 0               | 1               | 1               |
| 1 | 1 | 0     | 1              | 0              | 1     | 0              | 1                     | 0     | 1                     | 0              | 1              | 0               | 1               | 0               | 1               | 0               | 1               |

TABLE 4-5. Truth Table for 16 Functions of Two Variables

| Boolean function                              | Microoperat                                                     | ion Name   | Boolean function Microoperation Name         |                                                                 |                |  |  |
|-----------------------------------------------|-----------------------------------------------------------------|------------|----------------------------------------------|-----------------------------------------------------------------|----------------|--|--|
| $\mathbf{F}_0 = 0$                            | <b>F</b> ← 0                                                    | Clear      | $F_8 = (x+y)'$                               | $\mathbf{F} \leftarrow \overline{\mathbf{A} \vee \mathbf{B}}$   | NOR            |  |  |
| $\mathbf{F}_{1} = \mathbf{x}\mathbf{y}$       | $\mathbf{F} \leftarrow \mathbf{A} \wedge \mathbf{B}$            | AND        | $F_0 = (x \oplus y)$                         |                                                                 | Ex-NOR         |  |  |
| $\mathbf{F}_2 = \mathbf{x}\mathbf{y}'$        | $\mathbf{F} \leftarrow \mathbf{A} \wedge \overline{\mathbf{B}}$ |            |                                              | $\mathbf{F} \leftarrow \overline{\mathbf{B}}$                   | Compl-B        |  |  |
| $\mathbf{F}_3 = \mathbf{x}$                   | $\mathbf{F} \leftarrow \mathbf{A}$                              | Transfer A | $\mathbf{F}_{11} = \mathbf{x} + \mathbf{y}'$ | $\mathbf{F} \leftarrow \mathbf{A} \vee \mathbf{B}$              | Ť              |  |  |
| $\mathbf{F}_4 = \mathbf{x'y}$                 | $\mathbf{F} \leftarrow \overline{\mathbf{A}} \wedge \mathbf{B}$ |            | $\mathbf{F}_{12}^{11} = \mathbf{x}^{3}$      | $\mathbf{F} \leftarrow \overline{\mathbf{A}}$                   | Compl-A        |  |  |
| $\mathbf{F}_5 = \mathbf{y}$                   | $\mathbf{F} \leftarrow \mathbf{B}$                              | Transfer B | $F_{13}^{12} = x' + y$                       | $\mathbf{F} \leftarrow \overline{\mathbf{A}} \vee \mathbf{B}$   | •              |  |  |
| $\mathbf{F}_6 = \mathbf{x} \oplus \mathbf{y}$ | $\mathbf{F} \leftarrow \mathbf{A} \oplus \mathbf{B}$            | Ex-OR      | 10                                           | $\mathbf{F} \leftarrow \overline{\mathbf{A} \wedge \mathbf{B}}$ | NAND           |  |  |
| $\mathbf{F}_7 = \mathbf{x} + \mathbf{y}$      | $\mathbf{F} \leftarrow \mathbf{A} \vee \mathbf{B}$              | OR         | $F_{15} = 1$                                 | F ← all 1's                                                     | set to all 1's |  |  |

TABLE 4-6. Sixteen Logic Microoperations

# Hardware Implementation



#### **Function table**

| $S_1 S_0$ | Output           | μ-operation |  |  |  |  |
|-----------|------------------|-------------|--|--|--|--|
| 0 0       | $F = A \wedge B$ | AND         |  |  |  |  |
| 0 1       | $F = A \vee B$   | OR          |  |  |  |  |
| 1 0       | F = A ⊕ B        | XOR         |  |  |  |  |
| 1 1       | F = A'           | Complement  |  |  |  |  |

- ➤ Logic microoperations can be used to manipulate individual bits or a portions of a word in a register
- Consider the data in a register A. In another register, B, is bit data that will be used to modify the contents of A

> Clear

> Insert

Compare

$$A \leftarrow A + B$$

$$A \leftarrow A \oplus B$$

$$A \leftarrow A \bullet B'$$

$$A \leftarrow A \bullet B$$

$$A \leftarrow A \oplus B$$

$$A \leftarrow (A \bullet B) + C$$

$$A \leftarrow A \oplus B$$

1. In a selective set operation, the bit pattern in B is used to set certain bits in A

1100 
$$A_t$$
  
1010  $B$   
1110  $A_{t+1}$  (A  $\leftarrow$  A + B)

If a bit in B is set to 1, that same position in A gets set to 1, otherwise that bit in A keeps its previous value

2. In a <u>selective complement</u> operation, the bit pattern in B is used to complement certain bits in A

$$0\,1\,1\,0$$
  $A_{t+1}$   $(A \leftarrow A \oplus B)$ 

If a bit in B is set to 1, that same position in A gets complemented from its original value, otherwise it is unchanged

3. In a <u>selective clear</u> operation, the bit pattern in B is used to *clear* certain bits in A

$$0 1 0 0 A_{t+1} (A \leftarrow A \cdot B')$$

If a bit in B is set to 1, that same position in A gets set to 0, otherwise it is unchanged

4. In a mask operation, the bit pattern in B is used to clear certain bits in A

1000 
$$A_{t+1}$$
  $(A \leftarrow A \cdot B)$ 

If a bit in B is set to 0, that same position in A gets set to 0, otherwise it is unchanged

5. In a <u>clear</u> operation, if the bits in the same position in A and B are the same, they are cleared in A, otherwise they are set in A

1100 A<sub>t</sub>

1010 B

 $0 1 1 0 \quad A_{t+1} \qquad (A \leftarrow A \oplus B)$ 

6. An insert operation is used to introduce a specific bit pattern into A register, leaving the other bit positions unchanged

This is done as

- A mask operation to clear the desired bit positions, followed by
- An OR operation to introduce the new bits into the desired positions
- Example
  - Suppose you wanted to introduce 1010 into the low order four bits of A:

```
• 1101 1000 1011 0001 A (Original)
1101 1000 1011 1010 A (Desired)
```

```
    1101 1000 1011 0001 A (Original)
    1111 1111 1111 0000 Mask
    1101 1000 1011 0000 A (Intermediate)
    0000 0000 0000 1010 Added bits
    1101 1000 1011 1010 A (Desired)
```

# **Shift Microoperations**

- There are three types of shifts
  - Logical shift
  - Circular shift
  - Arithmetic shift
- What differentiates them is the information that goes into the serial input
  - A right shift operation



• A left shift operation



### **Logical Shift**

- In a logical shift the serial input to the shift is a 0.
- A right logical shift operation:



A left logical shift operation:



- In a Register Transfer Language, the following notation is used
  - shl for a logical shift left
  - shr for a logical shift right
  - Examples:
    - R2 ← *shr* R2
    - R3 ← shl R3

### Circular Shift

- In a circular shift the serial input is the bit that is shifted out of the other end of the register.
- A right circular shift operation:



A left circular shift operation:



- In a RTL, the following notation is used
  - cil for a circular shift left
  - cir for a circular shift right
  - Examples:
    - R2 ← cir R2
    - R3 ← *cil* R3

### **Arithmetic Shift**

- An arithmetic shift is meant for signed binary numbers (integer)
- An arithmetic left shift multiplies a signed number by two
- An arithmetic right shift divides a signed number by two
- Sign bit: 0 for positive and 1 for negative
- The main distinction of an arithmetic shift is that it must keep the sign of the number the same as it performs the multiplication or division
- A right arithmetic shift operation:



A left arithmetic shift operation:



### **Arithmetic Shift**

An left arithmetic shift operation must be checked for the <u>overflow</u>



- In a RTL, the following notation is used
  - ashl for an arithmetic shift left
  - ashr for an arithmetic shift right
  - Examples:
    - »  $R2 \leftarrow ashr R2$
    - » R3 ← ashl R3

# Hardware Implementation of Shift Microoperation





#### **Function Table**

| Select |    | output |    |    |  |  |  |  |  |
|--------|----|--------|----|----|--|--|--|--|--|
| S      | H0 | H1     | H2 | НЗ |  |  |  |  |  |
| 0      | IR | A0     | A1 | A2 |  |  |  |  |  |
| 1      | A1 | A2     | A3 | IL |  |  |  |  |  |

# Arithmetic Logic and Shift Unit

